Fellow Techies,

     I need your help!!

     Here's the situation. We have an eight layer PCB with four internal
     planes. Layers 3 and 4 of the planes have thermally relieved vias,
     layers 5 and 6 do not. The via size is .018 +.000 -.018 finished and
     are tented with soldermask.

     The problem is that ring voids occur sporadiclly on layers 5 and 6
     (non-thermal ties) after multiple thermal excursions during assembly.
     A microsection of the board has confirmed this.

     I contend that the board was fabricated improperly using lower grade
     FR-4 and in conjunction with other issues such as low ductility copper
     and no thermal ties caused this problem. I am a PCB Designer so I may
     be biased.

     The assembler is saying that this is purely a design issue based upon
     the fact that no thermal ties were provided.

     In all my resarch no one (including fab houses) has indicated that
     this problem is related to the lack of a thermal.


     Any insight would be greatly appreciated.

     Rick

################################################################
TechNet E-Mail Forum provided as a free service by IPC using LISTSERV 1.8c
################################################################
To subscribe/unsubscribe, send a message to [log in to unmask] with following text in the body:
To subscribe:   SUBSCRIBE TechNet <your full name>
To unsubscribe:   SIGNOFF TechNet 
################################################################
Please visit IPC web site (http://jefry.ipc.org/forum.htm) for additional information.
For the technical support contact Dmitriy Sklyar at [log in to unmask] or 847-509-9700 ext.311
################################################################