Hi All:
Our company has been asked to design substrates for a flip chip.
The traces on the ceramic (or polyimide) substrate will run from the
solder ball landing
pads out to a std edge connector format. We plan to lay our flipped chip
with 100uM (+/-16uM) 63/37 eutectic balls on the ceramic landing pads
and
reflow it. The resulting assemblies called Test Coupons, will be plugged
into the per position Burn-in Board edge connector sockets and submitted
to
a burn-in > test stress evaluation for Lot Acceptance Testing (LAT).
Are there any specs or papers that we could reference to help us guide
us into this venture.
Any input from any body will be appreciated.
thanks
--
******************************
Mission Peak Services
Engineering Department
Visit us at:
http://www.missionpeak.com
******************************
##############################################################
TechNet Mail List provided as a free service by IPC using LISTSERV 1.8c
##############################################################
To subscribe/unsubscribe, send a message to [log in to unmask] with following text in the body:
To subscribe: SUBSCRIBE TECHNET <your full name>
To unsubscribe: SIGNOFF TECHNET
##############################################################
Please visit IPC web site (http://www.ipc.org/html/forum.htm) for additional information.
For the technical support contact Dmitriy Sklyar at [log in to unmask] or 847-509-9700 ext.311
##############################################################