Hi Chris,
What you are asking for, if I understand correctly is not going to be
generally available. The problem is that every die pad out is different.
Very often this is the case even for die of the same function
fabricated by different wafer fabs of the same company. The I/O patterns
for BGAs are, however, registered by JEDEC this to facilitate movement
of packages into the mainstream of electronics. Thus you must design
your BGA for each new die with its distinctive pad out.
Regarding layout I would look to the pioneering companies...
IBM, Motorola, Amkor, ASAT, and many others have widely published
their findings re: manufacture, design, assembly, inspection, test
and reliability. Any of them should be able to coach you through,
either through papers given or through their technical literature.
Good luck with your project,
J.Fjelstad
At 12:33 PM 2/4/97 -0800, you wrote:
>Hello,
>
>I am in search of a tool that supports
>the creation of a bonding diagram for
>ball grid array (BGA) (Chip Scale Packaging)
>packages. Said tool would allow the desinger
>to connect bond sites on the die (silicon)
>to balls (bumps) on the BGA package. It would
>also have the capacity, therefore, to have
>specific package database input (say, what are the
>coordinates for a 352 bga, what are the power
>rings, etc.) and represented to the designer to
>enable hookup.
>
>Anyone?
>
>[log in to unmask]
>
>***************************************************************************
>* TechNet mail list is provided as a service by IPC using SmartList v3.05 *
>***************************************************************************
>* To unsubscribe from this list at any time, send a message to: *
>* [log in to unmask] with <subject: unsubscribe> and no text. *
>***************************************************************************
>* If you are having a problem with the IPC TechNet forum please contact *
>* Dmitriy Sklyar at 847-509-9700 ext. 311 or email at [log in to unmask] *
>***************************************************************************
>
>
>
*************************************************************************
_/_/_/_/ /__ __/ / ____/ / ___/ / ___/ / ___/ / __ / / \
_/_/_/_/ / / / /___ /___ / / __ / / _ \
_/_/_/_/ / / / __/ / / / / __/ / / \ \ / ___ \
_/_/_/_/ /_/ /_____/ /____/ /____/ /_____/ /_/ \_\ /_/ \_\
...System Building Blocks for the Next Generation of Electronics
3099 Orchard Drive
San Jose, CA 95134
Phone 408 894-0700
Fax 408 894-0768
***************************************************************************
* TechNet mail list is provided as a service by IPC using SmartList v3.05 *
***************************************************************************
* To unsubscribe from this list at any time, send a message to: *
* [log in to unmask] with <subject: unsubscribe> and no text. *
***************************************************************************
* If you are having a problem with the IPC TechNet forum please contact *
* Dmitriy Sklyar at 847-509-9700 ext. 311 or email at [log in to unmask] *
***************************************************************************
|