Does anyone know a sensible guideline for how much space to leave between
conformal coated areas and other areas that should NOT be coated?
We have some high voltage areas of circuitry that need to be coated, near other
connectors and mounting holes that will not be coated. The problem is, the
assembler is asking for far more "isolation" than the engineers!
(might it be a different clearance for manual vs. in-line?)
Seems like this would be common knowledge, but I just can't find it anywhere...
thanks,
Jack
---------------------------------------------------
Technet Mail List provided as a service by IPC using LISTSERV 15.0
To unsubscribe, send a message to [log in to unmask] with following text in
the BODY (NOT the subject field): SIGNOFF Technet
To temporarily halt or (re-start) delivery of Technet send e-mail to [log in to unmask]: SET Technet NOMAIL or (MAIL)
To receive ONE mailing per day of all the posts: send e-mail to [log in to unmask]: SET Technet Digest
Search the archives of previous posts at: http://listserv.ipc.org/archives
Please visit IPC web site http://www.ipc.org/ContentPage.aspx?Pageid=E-mail-Forums for additional information, or contact Keach Sasamori at [log in to unmask] or 847-615-7100 ext.2815
-----------------------------------------------------